

# 96Boards Consumer Edition

Low Cost Hardware Platform Specification

Version 2.0, March 2021



### IMPORTANT INFORMATION

© Copyright 2021 Linaro Ltd. All rights reserved.

This document is copyrighted by Linaro Ltd. Permission is granted to reproduce and distribute this document in its entirety and without modification.

### NOTICE

The 96Boards Consumer Edition Specification is authored by the 96Boards. The intent of the 96Boards is for the 96Boards Specification to be an open industry standard supported by a wide variety of vendors and products. Vendors and users who are interested in developing 96Boards-compatible products or services, as well as parties who are interested in joining the 96Boards to further promote 96Boards as an open industry standard are invited to email support@96Boards.org for further information.

The 96Boards wants to receive your comments on this specification. Visit the 96Boards website at <a href="http://www.96Boards.org">http://www.96Boards.org</a> for contact information and to learn more.

The attention of adopters is directed to the possibility that compliance with or adoption of the 96Boards specifications may require use of an invention covered by patent rights. Linaro shall not be responsible for identifying patents for which a license may be required by any 96Boards specification, or for conducting legal inquiries into the legal validity or scope of those patents that are brought to its attention. 96Boards specifications are prospective and advisory only. Prospective users are responsible for protecting themselves against liability for infringement of patents.

The information contained in this document is subject to change without notice. The material in this document details a 96Boards specification in accordance with the license and notices set forth on this page. This document does not represent a commitment to implement any portion of this specification in any company's products.

Linaro makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. Linaro shall not be liable for errors contained herein or for incidental or consequential damages in connection with the furnishing, performance, or use of this material.

Compliance with this specification does not absolve manufacturers of 96Boards equipment from the requirements of safety and regulatory agencies (UL, CSA, FCC, IEC, etc.).

### **Trademarks**

Linaro<sup>™</sup> and 96Boards<sup>™</sup> are trademarks of Linaro Ltd.

For further information contact: support@96Boards.org



### **Table of Contents**

**IMPORTANT INFORMATION** 

**NOTICE** 

**Trademarks** 

**Table of Contents** 

**Background** 

96Boards Branding

96Boards Consumer Edition

Hardware

96Boards CE Minimum Hardware Features

**Hardware Feature Details** 

96Boards CE Physical Footprint

SoC

<u>DRAM</u>

eMMC/Flash

microSDHC

WiFi/Bluetooth LE

**Display Interface** 

Camera Interfaces

HS1 connector

**HS2** connector

**USB Ports** 

Audio

**DC Power** 

**Battery Power and Low Cost Power Supplies** 

Measurement, Instrumentation and Testing Facilities

Power Measurement

Power Button and Reset Button

**External Fan Connection** 

<u>UART</u>

**General Purpose** 

**Debug Console** 

**JTAG** 

**System and User LEDs** 

Front Panel and DC Jack Connectors

RJ45

**Expansion Connectors** 

Low Speed Expansion Connector LS1

Low Speed Expansion Connector LS2



# TE 1-2314822-4 (Through hole) High Speed Expansion Connector - HS1 High Speed Expansion Connector - HS2 **Expansion Board Connectors Expansion Connector Notes** Standalone Functionality Maker Functionality **Embedded OEM Functionality Additional Functionality** 96Boards Consumer Edition Software Requirements License Compliance **Hardware Enablement Core Functionality** Software for Certified boards Software for Certified Reference boards References **APPENDIX Expansion Connector Signal Description** 40 Pin Low Speed Expansion Connector LS1 Pin Descriptions **UART** I2C **Power and Reset** <u>SPI</u> PCM/I2S **GPIO Special functions: Power Supplies** 14 Pin Low Speed Expansion Connector LS2 60 Pin High Speed Expansion Connector HS1 Pin Descriptions MIPI-DSI MIPI-CSI2 <u>12C</u> HSIC **RESERVED** SD/SPI **CLOCKS** USB Single USB port Example

60 Pin High Speed Expansion Connector HS2



<u>2D Reference Drawing</u> <u>96Boards Consumer Edition (Extended Version)</u>

Mezzanine Boards and Modules

**Revision History** 

**Specification Version** 



# **Background**

The 96Boards Consumer Edition (CE) Platform is intended to support:

- 1. Low cost Single Board Computer use
  - Low cost platform for running standard Linux-based OS including Android
- 2. Open Source community software development
- 3. Maker community
  - Requiring extensible hardware interfaces to prototype or build add on products
- 4. Embedded System OEMs requiring low cost off-the-shelf CPU modules
  - Example Kiosks, Displays, Robots etc.
- 5. Community engineering activities, including
  - Upstream development
  - Allowing 'real life' benchmarking and tuning, including power management
  - o Integration into an automated test farm
  - 96Boards Community program to be run by Linaro

In all cases key design and distribution goals are:

- Low cost (target of \$50-100 retail for a minimum configuration)
- Easy to extend with off the shelf parts available to maker community and OEMs
- Easy to purchase globally (for example, via Amazon, Alibaba, Farnell, Digikey, Mouser etc.)
- Enable a third party ecosystem to develop around expansion (mezzanine) boards/peripherals/displays etc. that can be used on any 96Boards CE compliant board

A key design objective is to encourage multiple SoC vendors to build boards to this specification. This is an evolution from previous successful community boards where the external ecosystem is tied to a particular SoC. The 96Boards CE specification is designed to enable an ecosystem to evolve that will support multiple SoCs over a period of years.

The specification is completely open - that is anyone may build a board to the specification without payment of any fees or any licensing requirements.

The 96Boards CE Certification Program is optional for board developers and will provide hardware and software certification, a community site and software support provided by Linaro for 96Boards CE certified boards. Participation is not required in order to build a board to the specification.

### 96Boards Branding

Boards that are expected to be certified by 96Boards **shall** display approved branding on the board silk screen or copper.



### **96Boards Consumer Edition**

### **Hardware**

#### 96Boards CE Minimum Hardware Features

- 1. Ultra-small low-profile "card" form factor 85 x 54 x 12mm
  - Footprint compatible Extended Version option 85 x 100 x 12mm
- 2. Design is SoC independent (targets 32 or 64 bit SoCs)
- 3. 0.5GB RAM (Minimum 4GB recommended for Android)
- 4. MicroSDHC Socket for up to 64GB on-board or expansion flash storage
- 5. Wifi 802.11g/n and Bluetooth 4.0 LE
- 6. On Board Connectors and expansion I/O
  - o 2x USB Type A or Type C host ports (USB2.x or 3.x)
  - USB Type C slave
  - Display output shall available on one of the following:
    - HDMI/audio on HDMI full size or micro connector
    - MHL display/audio on display microUSB
    - DisplayPort /MHL display /audio on USB Type C
  - Low profile 40 way female header for maker/community use
  - Low profile 60 way high speed female module header for advanced maker/OEM use with high speed interfaces including MIPI-DSI, USB and optional MIPI CSI-2
  - Board power from low profile DC Jack connector

A 96Boards CE board **shall** implement the minimum functionality. Additional functionality **may** be implemented provided that the 96Boards CE specifications are implemented in full (including limitations on form factor). See below for further information.

#### **Hardware Feature Details**

### 96Boards CE Physical Footprint

The 96Boards CE defines a new standard for small footprint community boards. The board is defined into a credit card footprint with a total maximum height of 12.0mm:

1. Area

The board without a population of connectors **shall** fit into a  $85 \times 54$ mm footprint +/-0.25mm. Connectors should not protrude from the area footprint except as component design requires (for example USB Type A front shrouds). A compatible extended version is defined that **shall** fit into a  $85 \times 100$ mm footprint with the same conditions.

2. Height

PCB 62mil (1.575mm) nominal

Below PCB 3.4 mm maximum



#### Above PCB 7.0 mm maximum

Total height of the board including on board connectors shall not exceed 12mm.

Note that the maximum height for general components on the board top side is 4mm (not including the allowed areas for connectors and larger components). The maximum height in the allowed areas is 6.5mm except for the two Type A USB connectors which can be up to 7.5mm. The extended version allows some components to exceed the height specifications. See the keepout drawings in the Specification Appendix for further information.

#### SoC

The SoCs **shall** have Minimum 2 cores such as Cortex A7/A9/A53/A35/A55/A72/A73/A77/A78 or above, and GPU such as Imagination PowerVR , ARM Mali GPU or Qualcomm Adreno etc.

The built-in NPU/TPU/Al accelerator is **optional**. It is also **optional** to use external chips or modules through SDIO/USB/PCIe interfaces.

The Boards **shall** have Video and Image decoding / encoding capability. The Built-in DSP is **optional** for Voice processing. It is optional to use external DSPs through Mezzanine Boards.

### **SoC Location Options**

The specification is designed with two possible locations for the SoC. One is on the board top surface, and the other is on the board bottom surface.

The rationale is to permit SoCs with low power dissipation to be placed on the top surface with a low profile heatsink or fan if required (to a total maximum height of 6.0mm). Then, mezzanine boards placed above this area are required to have no components on their underside corresponding to the keep out area above the SoC.

The second option is to place the SoC on the underside of the board. This is intended for implementations that require higher SoC power dissipation. As supplied, the board should meet the "below PCB" footprint requirement. This then allows additional thermal management in the case or enclosure for the board as required.

### DRAM

The board shall be populated with a minimum of 0.5GB of DRAM.

It is **strongly recommended** that a minimum of 4GB DRAM is fitted where the board is expected to run Android.

#### eMMC/Flash

The board may optionally be populated with eMMC or other format flash memory.

It is **recommended** to use a SPI FLASH for the bootloader.

If the SoC used is not able to boot from microSDHC then a minimum of 8MB of bootable flash memory **shall** be provided on the board.

Where multiple boot options are provided the choice of boot location **shall** be user selectable in hardware (links or switches).

Note that the insertion of a cable **shall not** automatically require boot from that cable (for example the insertion of a microUSB cable into an OTG port to use FastBoot). In this case the boot option must still be user selectable.



### microSDHC

A microSDHC card socket **shall** be fitted in the specified location on the board. In the absence of on-board Flash memory, the system **shall** be capable of booting from the boot software installed on a microSDHC card at power up.

#### WiFi/Bluetooth LE

The board **shall** support WiFi (minimally 802.11g/n) and Bluetooth 4.0 (Bluetooth Low Energy).

It is **highly recommended** that WiFi 802.11ac or 802.11ax@2.4G/5G and Bluetooth5.0/5.1 are also supported.

A PCB or chip antenna **shall** be provided in the prescribed location.

An external antenna socket option is **recommended** be provided for better antenna performance.

### Display Interface

Display output shall be one of:

- 1. HDMI which shall be provided on a full size (Type A) or a micro Type D connector
- 2. MHL which shall be provided on a 5 pin microUSB connector
- 3. Displayport which shall be provided on a USB Type C connector

In all cases the display interface shall include audio with support for at least 1 channel

In all cases the connector **shall** be located in the specified location.

A MIPI DSI port **shall** be provided on the expansion bus interface.

1-4 lanes are supported. An implementation may use less than 4 lanes.

Note that if a single DSI interface on the SoC is used to provide both (1) the high speed expansion bus interface DSI port and (2) the on board HDMI/MHL/DisplayPort interface (via suitable transmitter), then the expansion port interface **shall** be operational if a mezzanine board that uses DSI is fitted. It is then optional as to whether the on-board interface is usable at the same time.

### Camera Interfaces

HS1 connector

1 or 2 MIPI CSI-2 ports may be provided on the expansion bus interface.

If 1 port is provided it  $\boldsymbol{shall}$  be located on the CSIO port interface

From 1-4 lanes may be implemented on the CSIO port interface

From 1-2 lanes may be implemented on the CSI1 port interface

An implementation **may** support dual (stereo) cameras through the CSIO interface if the SoC provides the necessary functionality.

Cameras/Sensors can require additional control signals including RST, PWRDN and MCLK.

The specified GPIO and CLK signals on the expansion connectors shall be used for these



functions if implemented.

If the cameras/sensors are not available/used then these signals **shall** be available as GPIO and CLK signals.

HS2 connector

1 or 2 MIPI CSI-2 ports may be provided on the expansion bus interface.

From 1-4 lanes may be implemented on the CSI2 port interface

From 1-4 lanes may be implemented on the CSI3 port interface

Cameras/Sensors can require additional control signals including RST, PWRDN and MCLK.

The specified GPIO and CLK signals on the expansion connectors **shall** be used for these functions if implemented.

#### **USB Ports**

A total of 5 USB ports **shall** be provided for a board.

Two Type A or Type C USB host ports (USB 2.x or 3.x) **shall** be provided on the board.

The connectors **shall** be in the specified locations.

A Type C USB port **shall** be provided as the third USB port. USB 3.1 is **strongly recommended**, with power Delivery 2.0 v1.3 optional for new designs.

- This port **shall** be capable of slave operation.
- This port may also be used to provide 5V external power to the board.
- The connector **shall** be placed in the specified location.
- The third port **may** be an OTG port.

A fourth USB host port shall be provided on the high speed expansion bus.

Implementation note: some mobile SoCs implement only a single USB OTG port. Such SoCs can be used on boards with a switch and a USB hub IC. See the Appendix to this specification for an example implementation.

Therefore, there **may** be some restrictions on simultaneous USB port usage. Two examples:

- a. It may not be possible to use the host ports simultaneously with the slave port
- b. A base board port may be shared via a switch to provide the expansion port

Any such restrictions shall be clearly documented.

A fifth UART with microUSB/USB-C physical interface is **strongly recommended** for debugging (Bottom side).

The connector should be in the specified location if supported.

### Audio

The board shall provide a minimum of single channel audio through the following facilities:

- 1. I/O via Bluetooth 4.0
- 2. Output through the HDMI/MHL/DisplayPort interface

An I2S/PCM audio channel **shall** be provided on the low speed expansion interface.



The Analog Audio ports interfaces (Speaker/MIC/Headset) on LS2 connector are optional.

#### DC Power

Power **shall** be provided to the board by one (and only one) of the following:

- An 8V to 18V power supply from a dedicated DC jack power connector.
   A 1.65mm center pin positive DC jack connector, CUI Inc PJ-041H or equivalent, shall be placed in the specified location. For the extension version, it is recommended to use a larger size DC jack connector with 2.5mm Inside Contact Diameter and 5.5mm Outside Contact Diameter for low cost and supplier(PJ-063BH/DC-0146 etc)
- 2. An 8V to 18V power supply from the SYS\_DCIN pins on the low speed expansion connector LS1 and LS2.
- 3. A USB Type C port at 5V (if fitted,PD is **optional**) according to the USB 3.1 specifications.

The specification does not support multiple simultaneous power supplies (ie DC jack, mezzanine board power, USB power). If multiple in-specification supplies are connected there **shall not** be a safety issue and there **shall** be no damage to the board.

The board **shall** be able to provide the following power to external devices when a sufficiently rated power supply is connected to the DC Jack:

- 1. A minimum of 7W to a mezzanine module via the SYS\_DCIN line on LS1, and
- 2. A minimum of 5W to a mezzanine module via the regulated +5V line on LS1, and
- 3. A minimum of 5W each to external USB devices connected to the 2 host USB ports, and
- 4. A minimum of 0.18W to a mezzanine module via the regulated +1.8V line
- 5. A minimum of 7W to a mezzanine module via the SYS\_DCIN2 line on LS2, and
- 6. A minimum of 5W to a mezzanine module via the regulated +5V line on LS2

The board **shall** be able to provide the following power to external devices when powered from (a) the Expansion connector or from (b) a Type C USB port (when power does not have to be provided on the SYS\_DCIN line)

- 1. A minimum of 5W to a mezzanine module via the regulated +5V line, and
- 2. A minimum of 5W each to external USB devices connected to the 2 host USB ports, and
- 3. A minimum of 0.18W to a mezzanine module via the regulated +1.8V line

### **Battery Power and Low Cost Power Supplies**

A board could be powered either by a low cost power supply that is only capable of providing power for the board and for low power mezzanine boards, or by an external battery (for example from the SYS\_DCIN line or a separate battery connection).

Limitations on available power covering the use of smaller and/or battery power supplies **shall** be clearly documented.

### Measurement, Instrumentation and Testing Facilities

Boards shall support power measurement, instrumentation and testing facilities. The following



facilities shall be provided.

### **Power Measurement**

A minimum of 1 current sense resistor **shall** be placed to permit basic power measurement functions.

- The total power consumption of the board **shall** be measurable through a suitable 1% current sense resistor.
- This may be a developer install option (i.e. the sense resistor may be shipped as a zero ohm resistor for production boards that a developer can replace for power measurement)
- The sense resistor **shall** be placed on the main board power supply to measure the total baseboard power. It is optional as to whether this will measure any mezzanine board power usage.

Additional current sense resistors may be placed at the discretion of the board designer.

It is **recommended** that additional sense resistors are provided for the main PMIC downstream supplies to the SoC core, memory etc.

Current sense resistors shall be made available externally to measurement equipment. One option for interface is the ARM Energy Probe:

http://ds.arm.com/ds-5/optimize/arm-energy-probe/

The PCB design **shall** provide for low profile male 0.1" header pins to enable the connection of:

- The sense resistor connections (2 pins each)
- A single ground pin (for voltage measurement). The Low speed expansion connector may be documented as being usable for the ground pin requirement.

This header (or headers) **may** be unpopulated on a retail 96Boards CE board (enabling users to add the headers themselves).

### **Power Button and Reset Button**

The user **shall** be able to manually power up/down and hard reset the board. (For example, with one or two button switches).

It **shall** be possible to connect external switches for power on/off and for hard reset.

This **shall** be implemented using the specified pins on the low speed bus connector (adjacent pins allowing direct connection of a 3 pin connector for both switches).

It **shall** be possible to configure the board to power up automatically if external power is removed and then re-applied.

This may either be a default operation or through a configuration option (e.g. link or switch).

Implementation note: Reset refers to hard reset (aka. power-on reset) of the board, not to reset the board to factory software image in this context. It is up to the designer how to implement this functionality. For example, a single push button under SoC/PMIC control could be used to turn the power on or off, with a long press to carry out a system reset. In this case the board should automatically always power up when power is newly applied. Alternatively a physical On/Off toggle switch could be used to apply power to the board, which would automatically power up when in the On position. In this case a separate push to reset switch



could be implemented.

### **External Fan Connection**

An external fan (for example for a case) connection is available on the low speed expansion connector by using a 2 pin male header for +5 V or +12 V fans.

### **UART**

**General Purpose** 

One standard UART from the SoC **shall** be made available for general purpose use on the low speed expansion connector.

**Debug Console** 

A second UART (TxD/RxD only) may be made available on the low speed expansion connector.

### MicroUSB/TypeC debug port

One USB to UART bridge microUSB/USB-C interface is strongly recommended to be implemented. If it is then the USB to UART device shall be powered when an external cable is connected (even if the board is not powered).

If it is implemented, the connectors **shall** be in the specified locations(on the bottom side).

These will serve as the debug console. (the second UART on LS and MicroUSB debug port can be switched if only one UART port)

Note: Off the shelf 1.8V serial USB cables may be used to connect to these interfaces.

#### **JTAG**

JTAG facilities may be provided on a board.

If implemented the JTAG interface shall use the 10 pin JTAG connector (0.05" pitch)

Please pay attention that if the JTAG connector height exceeds the CE specifications, it may conflict with the Mezzanine boards to plug in(if mounted on the top side), and this should be avoided, the MP vendor can leave the JTAG connector open and provide the connector component to customer to sold.

http://www2.keil.com/coresight/coresight-connectors/#10pin

https://www.samtec.com/standards/jtag



### System and User LEDs

The following LEDs **shall** be present on the board.

The LEDs **shall** be of the specified size, color and location as specified in the 2D Drawings in the Appendix.

The User LEDs **shall** be directly programmable from the SoC.

WiFi activity LED
 Bluetooth activity LED
 User LEDs x4
 Yellow Type: 0603 SMD
 Blue Type: 0603 SMD
 Green Type: 0603 SMD

Other LEDs and UI interfaces are optional.

#### Front Panel and DC Jack Connectors

Development boards are in general subject to high cycle life of connector attachments, and should be designed to be as mechanically strong as possible. Therefore, the front panel connectors (Display, USB Type A and microUSB/USB Type C) and the DC Jack connector **shall** include through-PCB mechanical support.

While surface mount electrical connections are acceptable, a fully surface mount connector without any in/through board mechanical support **shall not** be used.

#### **RJ45**

It is **recommended** to implement at least one RJ45 Ethernet port.

If implemented, the RJ45 connector **shall** be in the specified location. The RJ45 connector on the CE standard **shall** use sink-type to be compatible with height restriction.

### **PCle**

It is **recommended** to implement at least one PCIe.

One 4 lane PCIe is specified on the HS2 connector. If supported, it **shall** follow the pins definitions.

### **Expansion Connectors**

Two expansion connectors **shall** be provided. The first is a low speed expansion connector LS1 carrying GPIO and other low speed interfaces. The second is a high speed expansion connector HS1 that provides high speed interfaces such as MIPI DSI, MIPI CSI-2 and MIPI-HSIC.

Another two expansion connectors are **optional** for high end platforms. The 3rd is low speed expansion connector LS2 carrying GPIO, Analog Audio (speaker/Microphone/Earphone and headset), The 4th is a higher speed expansion connector HS2 that provides high speed interfaces such as PCIe, MIPI CSI-2\* 2ports (one CSI-2 is mux with eDP/DSI/LVDS) and USB3.0

If supported, the pin definitions and locations **shall** follow the specifications.

Mezzanine boards are expected to be used in one of below configurations:

- 1. Low speed expansion connector only(LS1)
- 2. Low and high speed expansion connectors together (LS1 and HS1)
- 3. Low and high speed expansion connectors together (LS1/LS2 and HS1/HS2)



### **Low Speed Expansion Connector LS1**

A 40 pin low profile female 2mm receptacle (20x2) 4.5mm height is specified. This **shall** be implemented.

### Part numbers include:

| • | Molex 87381-4063       | (SMT) |
|---|------------------------|-------|
| • | FCI 55510-140LF        | (SMT) |
| • | Samtec TLE-120-01-G-DV | (SMT) |

TE 4-1470209-3 (Through hole)
 TE 4-1734506-3 (Through hole)
 FCI 63453-140LF (Through hole)

• TE 4-2314821-0(0.38um gold plate)

• TE 4-2314822-0(0.76um gold plate)

### Important notes:

- 1. 2Unless otherwise indicated the low speed expansion connector signals are at 1.8V logic levels.
- 2. The mezzanine board connector may be shrouded or unshrouded (see example part numbers below). Since a shrouded part can be used the connector footprint should be 43.0x6.5mm with no other components on the board top side in this area.

The following interfaces shall be available except where specified as optional:

- UARTO (General purpose)UART1 (Debug console)
- SPI bus
- I<sup>2</sup>C x2
- I<sup>2</sup>S
- GPIO x12
- Reset and Power button
- 1.8V, 5V and DC\_IN power supplies

Refer to Connector Pin Specification appendix for the required pinout.

### Low Speed Expansion Connector LS2

A 14 pin low profile female 2mm receptacle (7x2) 4.5mm height is specified. This is optional.

Part numbers include:

- Molex 87381-1463 (SMT)
- FCI 55510-114LF (SMT)
- FCI 63453-114LF (Through hole)
- TE 1-2314821-4 (Through hole)
- TE 1-2314822-4 (Through hole)

### Important notes:

1. Unless otherwise indicated the low speed expansion connector signals are at 1.8V logic levels.



2. The mezzanine board connector may be shrouded or unshrouded (see example part numbers below). Since a shrouded part can be used the connector footprint should be 18.0x6.5mm with no other components on the board top side in this area.

The following interfaces **shall** be available except where specified as optional:

5V and DC\_IN power supplies

Analog Audio: MIC/Speaker/Headset

Refer to Connector Pin Specification appendix for the required pinout.

### **High Speed Expansion Connector - HS1**

A 60 pin 0.8mm high speed Board to Board low profile receptacle connector is specified. This **shall** be implemented.

Part numbers include

- FCI 61082-061409LF
- TE 5177983-2

Important note: unless otherwise indicated the high speed expansion connector signals are at 1.8V logic levels.

The following interfaces shall be available except where specified as optional:

- MIPI DSI
- USB
- SD or SPI interface
- MIPI CSI-2 (x2 optional)
- I<sup>2</sup>C (x2 optional, but 1 shall be provided if CSI interface(s) are provided)
- HSIC (optional)

Refer to appendix for the required pinout. These connectors have been designed to provide a board to board separation to a mezzanine board of 8.0mm.

The

### **High Speed Expansion Connector - HS2**

A 60 pin 0.8mm high speed Board to Board low profile receptacle connector is specified. This is **optional**.

Part numbers include

- FCI 61082-061409LF
- TE 5177983-2

Important note: unless otherwise indicated the high speed expansion connector signals are at 1.8V logic levels.

The following interfaces shall be available except where specified as optional:

- PCIE\*2
- USB3.0
- CSI-2\*2 ports (x4 Lanes optional), the CSI3-2 is mux with eDP/LVDS/DSI port
- SPI(mux with I2C3/4 and TP signal)

### **Expansion Board Connectors**

The following mezzanine board connectors may be used to interface to the baseboard:



- MOLEX 87831-4029: Low speed 2.5mm mated height (Through hole shrouded)
- FCI 57202-G52-20LF: Low speed 2.5mm mated height (SMT no shroud)
- SAMTEC TMMH-120-01-F: Low speed 2.0mm body (Through hole)
- FCI 61083-063400LF: High speed
- TE 5179030-2: High speed

### **Expansion Connector Notes**

- 1. GPIO-A shall be capable of waking up the SoC from sleep/standby mode
- 2. By default all GPIO pins should be configured at boot as inputs to the SoC. This allows for the mezzanine board configuration to be detected from the SoC. After the configuration is known GPIO pins (pin-muxed) may be re-configured in software for mezzanine module specific functions. Through this mechanism additional support for particular SoC/mezzanine module configurations may be supported by making the appropriate SoC GPIO special function pins available on the expansion connector(s). Note that by default all GPIO pins should be usable as GPIOs (i.e. any generic mezzanine board may rely on any or all of the specified GPIO pins being available for use).
- 3. A mezzanine board should not place components (other than the required connectors) on the underside in the area of the base board.

### **Standalone Functionality**

The standalone board requires only a power supply and display connected to be used as an advanced single board computer (using wireless keyboard/mouse/WiFi & Bluetooth).

### Maker Functionality

The hobby/maker community are able to use the low speed connector directly, but must be aware that the connections could be direct 1.8V level to the on-board SoC.

### **Embedded OEM Functionality**

It is intended that embedded equipment makers can easily create mezzanine boards that connect to the high speed and low speed connectors to create small form factor, low profile embedded products. An example would be a LCD panel interface with touch screen and optional keys/keyboard. Such boards will connect to any 96Boards CE compliant board.

### **Additional Functionality**

Boards that comply with the 96Boards CE spec **may** provide additional functionality provided that all mandatory functionality is available.

For example a 96Boards CE board could optionally provide facilities such as:

- Additional custom storage
- Additional I/O e.g. Ethernet, CANbus etc.
- On board external battery power/charging support for mobile applications
- PCle interface(s) using PCle mini or M.2 connectors mounted on the extended version



or on the board underside, the PCIe or M.2 connector shall be in the specified location.

Any included additional functionality, headers, mezzanine or board to board connectors shall not contravene the 96Boards CE Physical Footprint specification (including height), or prevent the use of the 96Boards CE low speed or high speed connector expansion facilities.

### 96Boards Consumer Edition Software Requirements

### License Compliance

All the sources required to rebuild the image **shall** be downloadable via public git repositories where the license (e.g. GPL) requires it.

#### Hardware Enablement

It **shall** be possible for the user to replace or update the firmware, bootloader, kernel and rootfs on the board without the need for specialised additional hardware.

It **shall** be possible to recover from a "bricked" board (for example as a result of use of a user built bootloader) without specialized additional hardware.

### **Core Functionality**

The bundled software **shall** enable all mandatory HW specified in the 96Boards specification e.g. USB, Display, Connectivity, Serial, on-board switches and LEDs, various mandatory interfaces on the LS and HS connectors

### Software for Certified boards

Linaro will provide an open 'community portal' for 96Boards Certified products where users may go for support and software upgrades.

### Software for Certified Reference boards

Unless otherwise stated, support means:

- Support in the relevant project's repositories, for example the Linux kernel git repositories at git.kernel.org
- Source and binary code packages available to download

Minimum Software requirements for 96Boards Reference certification will include:

- Boot architecture (open source implementations are strongly recommended)
  - Support for bootloader such as U-Boot/FDT, UEFI/ACPI, UEFI/FDT
  - Support for a secure execution environment (optional)
  - Support for ARM Trusted Firmware (ARMv8), including PSCI APIs (optional)
- Accelerated graphics support
  - Accelerated graphics drivers need to be fully supported either with open source code, or through royalty free binary drivers. If binary drivers are utilized, the vendor will provide support to provide updated drivers/libraries to support new mainline Linux kernel features.
- Kernel
  - A kernel based on one of the following that is buildable from source code and any required binary blobs:
    - kernel.org latest "mainline" or "stable" kernel
    - The latest Google-supported Android kernel version



- One of the last two kernel.org LTS kernels (for example Linaro LSK)
- Operating system

The latest released (stable) version of one or more of the following open source distributions shall be made available for a 96Boards CE compliant design:

- Android
- o Debian or Ubuntu
- Fedora or Red Hat
- o An OpenEmbedded/Yocto build of a Linux distribution
- Other Operating Systems/Distributions

Other operating systems or distributions may be provided for a 96Boards product and can be made available to end users on the 96Boards community portal



### References

- 1. CSI <a href="http://mipi.org/specifications/camera-interface">http://mipi.org/specifications/camera-interface</a>
- 2. SPI <a href="http://en.wikipedia.org/wiki/Serial Peripheral Interface Bus">http://en.wikipedia.org/wiki/Serial Peripheral Interface Bus</a>
- 3. DSI <a href="http://mipi.org/specifications/display-interface">http://mipi.org/specifications/display-interface</a>
- 4. MHL <a href="http://www.mhlconsortium.org">http://www.mhlconsortium.org</a>
- 5. DisplayPort <a href="http://www.displayport.org">http://www.displayport.org</a>
- 6. microSDHC <a href="http://en.wikipedia.org/wiki/Secure Digital">http://en.wikipedia.org/wiki/Secure Digital</a>
- 7. USB Type -C <a href="http://www.usb.org/developers/usbtypec/">http://www.usb.org/developers/usbtypec/</a>



# **APPENDIX**

# **Expansion Connector Signal Description**

# 40 Pin Low Speed Expansion Connector LS1

2x20 female 2mm header

|           | -      |        | 1         |
|-----------|--------|--------|-----------|
| GND       | Pin 1  | Pin 2  | GND       |
| UARTO_CTS | Pin 3  | Pin 4  | PWR_BTN_N |
| UART0_TxD | Pin 5  | Pin 6  | RST_BTN_N |
| UART0_RxD | Pin 7  | Pin 8  | SPI0_SCLK |
| UARTO_RTS | Pin 9  | Pin 10 | SPI0_DIN  |
| UART1_TxD | Pin 11 | Pin 12 | SPIO_CS   |
| UART1_RxD | Pin 13 | Pin 14 | SPI0_DOUT |
| I2C0_SCL  | Pin 15 | Pin 16 | PCM_FS    |
| I2C0_SDA  | Pin 17 | Pin 18 | PCM_CLK   |
| I2C1_SCL  | Pin 19 | Pin 20 | PCM_DO    |
| I2C1_SDA  | Pin 21 | Pin 22 | PCM_DI    |
| GPIO-A    | Pin 23 | Pin 24 | GPIO-B    |
| GPIO-C    | Pin 25 | Pin 26 | GPIO-D    |
| GPIO-E    | Pin 27 | Pin 28 | GPIO-F    |
| GPIO-G    | Pin 29 | Pin 30 | GPIO-H    |
| GPIO-I    | Pin 31 | Pin 32 | GPIO-J    |
| GPIO-K    | Pin 33 | Pin 34 | GPIO-L    |
| +1V8      | Pin 35 | Pin 36 | SYS_DCIN  |
| +5V       | Pin 37 | Pin 38 | SYS_DCIN  |
| GND       | Pin 39 | Pin 40 | GND       |



### **Pin Descriptions**

### **UART**

One UART shall be provided on the low speed expansion bus

A second UART may be provided

| Signal    | Description             | V    | Туре   | Spec.    | If not used |
|-----------|-------------------------|------|--------|----------|-------------|
| UARTO_RxD | Receive serial data     | 1.8V | Input  | Required |             |
| UARTO_TxD | Transmit serial data    | 1.8V | Output | Required |             |
| UARTO_RTS | Request to Send control | 1.8V | Output | Required |             |
| UARTO_CTS | Clear to Send control   | 1.8V | Input  | Required |             |
| UART1_RxD | Receive serial data     | 1.8V | Input  | Optional | NC          |
| UART1_TxD | Transmit serial data    | 1.8V | Output | Optional | NC          |

### I2C

Two I2C interfaces shall be provided on the low speed expansion bus

| Signal       | Description  | ٧    | Туре  | Spec.    | If not used |
|--------------|--------------|------|-------|----------|-------------|
| I2C[0-1]_SCL | Serial Clock | 1.8V | OD/PU | Required |             |
| I2C[0-1]_SDA | Serial Data  | 1.8V | OD/PU | Required |             |

It is **recommended** that a 2K2R pullup is provided on each I2C signal, dependent on any relevant drive/pullup specifications of the SoC.

### **Power and Reset**

The following controls **shall** be provided on the low speed expansion bus

| Signal    | Description                   | V    | Туре  | Spec.    | If not used |
|-----------|-------------------------------|------|-------|----------|-------------|
| PWR_BTN_N | Power on/off external request | 1.8V | Input | Required |             |
| RST_BTN_N | Reset external request        | 1.8V | Input | Required |             |

These signals shall be active low.



**SPI**One SPI bus master **shall** be provided on the low speed expansion bus.

| Signal    | Description  | ٧    | Туре   | Spec.    | If not used |
|-----------|--------------|------|--------|----------|-------------|
| SPI0_SCLK | Serial Clock | 1.8V | Output | Required |             |
| SPIO_CS   | Chip Select  | 1.8V | Output | Required |             |
| SPI0_DIN  | Data In      | 1.8V | Input  | Required |             |
| SPI0_DOUT | Data Out     | 1.8V | Output | Required |             |

### PCM/I2S

One PCM/Inter IC Sound (I2S) PCM audio data bus **shall** be provided on the low speed expansion bus.

| Signal  | Description             | V    | Туре   | Spec.    | If not used |
|---------|-------------------------|------|--------|----------|-------------|
| PCM_FS  | PCM/I2S Word Clock      | 1.8V | Output | Required |             |
| PCM_CLK | PCM/I2S Bit clock       | 1.8V | Output | Required |             |
| PCM_DO  | PCM/I2S Serial data out | 1.8V | Output | Required |             |
| PCM_DI  | PCM/I2S Serial data in  | 1.8V | Input  | Optional | NC          |

### **GPIO**

12 GPIO lines **shall** be provided on the low speed expansion bus

| Signal     | Description         | V    | Туре | Spec.    | If not used |
|------------|---------------------|------|------|----------|-------------|
| GPIO-[A-L] | General Purpose I/O | 1.8V | I/O  | Required |             |



### **Special functions:**

GPIO-A **shall** be capable of waking up the SoC from sleep.

The following pins **shall** have alternate functions for DSI/CSI control if required by the display/sensor

| Signal | Alternate Description | V    | Туре   | Spec. | If not used |
|--------|-----------------------|------|--------|-------|-------------|
| GPIO-F | DSI_BLCTL             | 1.8V | Output |       |             |
| GPIO-G | DSI_VSYNC             | 1.8V | Input  |       |             |
| GPIO-H | DSI_RST               | 1.8V | Output |       |             |
| GPIO-I | CSIO_RST              | 1.8V | Output |       |             |
| GPIO-J | CSI0_PWDN             | 1.8V | Output |       |             |
| GPIO-K | CSI1_RST              | 1.8V | Output |       |             |
| GPIO-L | CSI1_PWDN             | 1.8V | Output |       |             |

### **Power Supplies**

The following power supplies shall be provided on the low speed expansion bus

| Signal   | Description                     | V    | Туре   | Spec.    | If not used |
|----------|---------------------------------|------|--------|----------|-------------|
| +1.8V    | 1.8V Power reference (max 0.1A) | 1.8V | Output | Required |             |
| +5V      | 5V System Power Supply          | 5V   | Power  | Required |             |
| SYS_DCIN | 9-18V Input Power Supply        | 12V  | Power  | Required |             |

See the DC Power section of the 96Boards Specification.

### 14 Pin Low Speed Expansion Connector LS2

The LS2 is to provide additional power for LS1 and provide CAN and Audio (Analog Audio output for those platforms that have integrated Codec or using LS1 I2S for external Codec in the mezzanine board). 2x7 female 2mm header is defined as below:

| SPK_P    | Pin 1  | Pin 2  | HP_P      |
|----------|--------|--------|-----------|
| SPK_N    | Pin 3  | Pin 4  | HP_L      |
| GND      | Pin 5  | Pin 6  | HP_DET    |
| MIC1_IN  | Pin 7  | Pin 8  | +5V       |
| MIC2_IN  | Pin 9  | Pin 10 | SYS_DCIN2 |
| MIC_BIAS | Pin 11 | Pin 12 | SYS_DCIN2 |
| GND      | Pin 13 | Pin 14 | GND       |



# 60 Pin High Speed Expansion Connector HS1

0.8mm 50 ohm high speed receptacle

| 0.8mm 50 onm nign spee | d receptaci |        |          |
|------------------------|-------------|--------|----------|
| SD_DAT0/SPI1_DOUT      | Pin 1       | Pin 2  | CSI0_C+  |
| SD_DAT1                | Pin 3       | Pin 4  | CSIO_C-  |
| SD_DAT2                | Pin 5       | Pin 6  | GND      |
| SD_DAT3/SPI1_CS        | Pin 7       | Pin 8  | CSI0_D0+ |
| SD_SCLK/SPI1_SCLK      | Pin 9       | Pin 10 | CSI0_D0- |
| SD_CMD/SPI1_DIN        | Pin 11      | Pin 12 | GND      |
| GND                    | Pin 13      | Pin 14 | CSI0_D1+ |
| CLK0/CSI0_MCLK         | Pin 15      | Pin 16 | CSIO_D1- |
| CLK1/CSI1_MCLK         | Pin 17      | Pin 18 | GND      |
| GND                    | Pin 19      | Pin 20 | CSI0_D2+ |
| DSI_CLK+               | Pin 21      | Pin 22 | CSI0_D2- |
| DSI_CLK-               | Pin 23      | Pin 24 | GND      |
| GND                    | Pin 25      | Pin 26 | CSI0_D3+ |
| DSI_D0+                | Pin 27      | Pin 28 | CSI0_D3- |
| DSI_D0-                | Pin 29      | Pin 30 | GND      |
| GND                    | Pin 31      | Pin 32 | I2C2_SCL |
| DSI_D1+                | Pin 33      | Pin 34 | I2C2_SDA |
| DSI_D1-                | Pin 35      | Pin 36 | I2C3_SCL |
| GND                    | Pin 37      | Pin 38 | I2C3_SDA |
| DSI_D2+                | Pin 39      | Pin 40 | GND      |
| DSI_D2-                | Pin 41      | Pin 42 | CSI1_D0+ |
| GND                    | Pin 43      | Pin 44 | CSI1_D0- |
| DSI_D3+                | Pin 45      | Pin 46 | GND      |
| DSI_D3-                | Pin 47      | Pin 48 | CSI1_D1+ |
| GND                    | Pin 49      | Pin 50 | CSI1_D1- |
| USB_D+                 | Pin 51      | Pin 52 | GND      |
| USB_D-                 | Pin 53      | Pin 54 | CSI1_C+  |
| GND                    | Pin 55      | Pin 56 | CSI1_C-  |
| HSIC_STR               | Pin 57      | Pin 58 | GND      |
| HSIC_DATA              | Pin 59      | Pin 60 | RESERVED |



### **Pin Descriptions**

### MIPI-DSI

A MIPI DSI interface **shall** be provided on the high speed expansion bus.

| Signal         | Description                   | V    | Туре   | Spec.    | If not used |
|----------------|-------------------------------|------|--------|----------|-------------|
| DSI_CLK[+-]    | Differential DSI Clock        | 1.2V | Output | Required | NC          |
| DSI_D0[+-]     | Differential DSI data channel | 1.2V | Ю      | Required | NC          |
| DSI_D[1-3][+-] | Differential DSI data channel | 1.2V | Ю      | Optional | NC          |

### MIPI-CSI2

Two MIPI-CSI2 interfaces may be provided on the high speed expansion bus.

| Signal              | Description                   | V    | Туре  | Spec.    | If not used |
|---------------------|-------------------------------|------|-------|----------|-------------|
| CSI[0-1]_C[+-]      | Differential CSI Clock        | 1.2V | Input | Optional | NC          |
| CSI[0-1]_D[0-1][+-] | Differential CSI data channel | 1.2V | Ю     | Optional | NC          |
| CSI0_D[2-3][+-]     | Differential CSI data channel | 1.2V | Ю     | Optional | NC          |

### $I^2C$

Two I<sup>2</sup>C interfaces **may** be provided on the high speed expansion bus.

If one or two CSI2 interfaces are implemented then at least the same number of  $I^2C$  interfaces shall be provided on the high speed expansion bus.

| Signal       | Description  | V    | Туре  | Spec.    | If not used |
|--------------|--------------|------|-------|----------|-------------|
| I2C[2-3]_SCL | Serial Clock | 1.8V | OD/PU | Optional | NC          |
| I2C[2-3]_SDA | Serial Data  | 1.8V | OD/PU | Optional | NC          |

It is **recommended** that a 2K2R pullup is provided on each I2C signal, dependent on any relevant drive/pullup specifications of the SoC.

### **HSIC**

One MIPI-HSIC interface may be provided on the high speed expansion bus.

| Signal    | Description | V    | Туре | Spec.    | If not used |
|-----------|-------------|------|------|----------|-------------|
| HSIC_STR  | HSIC strobe | 1.2V | Ю    | Optional | NC          |
| HSIC_DATA | HSIC data   | 1.2V | Ю    | Optional | NC          |



### **RESERVED**

One pin **shall** be reserved for future use. It shall be pulled up via 100K to 1.8V.

| Signal   | Description                 | V    | Туре | Spec.    | If not used |
|----------|-----------------------------|------|------|----------|-------------|
| RESERVED | Not used, pulled up to 1.8V | 1.8V | N/A  | Required |             |

### SD/SPI

The expansion port shall be configured with either an SD port or a second SPI Port

### SD Configuration

| Signal      | Description  | V        | Туре   | Spec.    | If not used |
|-------------|--------------|----------|--------|----------|-------------|
| SD_DAT[0-3] | Serial Data  | 3.3/1.8V | Ю      | Required |             |
| SD_SCLK     | Serial Clock | 3.3/1.8V | Output | Required |             |
| SD_CMD      | Command      | 3.3/1.8V | Ю      | Required |             |

### **SPI** Configuration

| Signal    | Description  | V    | Туре   | Spec.    | If not used |
|-----------|--------------|------|--------|----------|-------------|
| SPI1_SCLK | Serial Clock | 1.8V | Output | Required |             |
| SPI1_CS   | Chip Select  | 1.8V | Output | Required |             |
| SPI1_DIN  | Data In      | 1.8V | Input  | Required |             |
| SPI1_DOUT | Data Out     | 1.8V | Output | Required |             |

### **CLOCKS**

One or two programmable clock interfaces may be provided on the high speed expansion bus.

| Signal         | Description                 | ٧    | Туре   | Spec.    | If not used |
|----------------|-----------------------------|------|--------|----------|-------------|
| CLK0/CSI0_MCLK | SoC Programmable<br>Clock 0 | 1.8V | Output | Optional | NC or GPIO  |
| CLK1/CSI1_MCLK | SoC Programmable<br>Clock 1 | 1.8V | Output | Optional | NC or GPIO  |

If CSI camera(s) are supported on mezzanine boards these clocks **shall** be available as the CSI reference clocks (in case they are needed)



### USB

One USB host port shall be provided on the high speed expansion bus.

| Signal    | Description           | V   | Туре   | Spec.    | If not used |
|-----------|-----------------------|-----|--------|----------|-------------|
| USB_D[+-] | Differential USB data | USB | Output | Required |             |

In many designs the USB port is expected to come from a USB hub solution ready for direct connect to a USB interface, therefore these signals are specified at USB PHY signal levels.

### Single USB port Example

On cost-sensitive SoCs targeted at the mobile market there may only be a single USB 2.x/3.x port on the device. A typical 96Boards USB implementation needs to implement a USB hub for this situation. This can be achieved in a number of ways. One example is as follows:



Depending on board design, the switch control (CTRL) will depend on USB OTG ID pin and SoC GPIO

The 96Boards specification allows for documented restrictions on USB operation. For example, using this design either Host ports or the USB OTG (host/slave) port can be used but not both simultaneously



### 60 Pin High Speed Expansion Connector HS2

The HS2 interface is to provide  $2^*$  CSI-2 4lanes interfaces, 2Lanes PCIE and USB3.0 for high end platforms, this is **optional**. The USB3.0 signal consists of HS1's Pin 51 and Pin53 (HS signal )and HS2's Pin 52/54/56/58 (SS signal).

0.8mm 50 ohm high speed receptacle.

|                | eareceptaci | <u> </u> |        |                                                           |
|----------------|-------------|----------|--------|-----------------------------------------------------------|
| PCIE_RST_N     | Pin 1       |          | Pin 2  | CSI3_C+/DSI2_C+/LVDS_CLK_P/EDP_AUX_P                      |
| PCIE0_REFCLK+  | Pin 3       |          | Pin 4  | CSI3_C-/DSI2_C-/LVDS_CLK_N/EDP_AUX_N                      |
| PCIE0_REFCLK-  | Pin 5       |          | Pin 6  | GND                                                       |
| PCIE0_RX0_+    | Pin 7       |          | Pin 8  | CSI3_D0+/DSI2_D0+/LVDS_D0_P/EDP_TX0_<br>P                 |
| PCIE0_RX0-     | Pin 9       |          | Pin 10 | CSI3_D0-/DSI2_D0-/LVDS_D0_N/EDP_TX0_<br>N                 |
| PCIE0_TX0+     | Pin 11      |          | Pin 12 | GND                                                       |
| PCIE0_TX0-     | Pin 13      |          | Pin 14 | CSI3_D1+/DSI2_D1+/LVDS_D1_P/EDP_TX1_<br>P                 |
| GND            | Pin 15      |          | Pin 16 | CSI3_D1-/DSI2_D1-/LVDS_D1_N/EDP_TX1_<br>N                 |
| PCIE0_RX1+     | Pin 17      |          | Pin 18 | GND                                                       |
| PCIE0_RX1-     | Pin 19      |          | Pin 20 | CSI3_D2+/DSI2_D2+/LVDS_D2_P/EDP_TX2_<br>P                 |
| PCIE0_TX1+     | Pin 21      |          | Pin 22 | CSI3_D2-/DSI2_D2-/LVDS_D2_N/EDP_TX2_<br>N                 |
| PCIE0_TX1-     | Pin 23      |          | Pin 24 | GND                                                       |
| GND            | Pin 25      |          | Pin 26 | CSI3_D3+/DSI2_D3+/LVDS_D3_P/EDP_TX3_<br>P                 |
| CLK2/CSI2_MCLK | Pin 27      |          | Pin 28 | CSI3_D3-/DSI2_D3-/LVDS_D3_N/EDP_TX3_<br>N                 |
| CLK3/CSI3_MCLK | Pin 29      |          | Pin 30 | GND                                                       |
| GND            | Pin 31      |          | Pin 32 | SPI2_CLK/I2C4_SCL(sensor)/TP_INT                          |
| CSI2_C+        | Pin 33      |          | Pin 34 | SPI2_CS/I2C4_SDA/TP_RST                                   |
| CSI2_C-        | Pin 35      |          | Pin 36 | SPI2_MOSI/I2C5_SCL                                        |
| GND            | Pin 37      |          | Pin 38 | SPI2_MISO/I2C5_SDA                                        |
| CSI2_D0+       | Pin 39      |          | Pin 40 | GPIO_V(CSI2_RST)                                          |
| CSI2_D0-       | Pin 41      |          | Pin 42 | GPIO_W(CSI2_PWDN)                                         |
| GND            | Pin 43      |          | Pin 44 | GPIO_X(CSI3_PWDN)/DSI2_BLCTL/LVDS_B<br>KLT/EDP_BKLT       |
| CSI2_D1+       | Pin 45      |          | Pin 46 | GPIO_Y(CSI3_RST)/DSI_VSYNC/LVDS_BKLT_<br>PWM/EDP_BKLT_PWM |
| CSI2_D1-       | Pin 47      |          | Pin 48 | PCIE_CLK_REQ                                              |



|   | GND      | Pin 49 | Pin 50 | PCIE_WAKE_N  |
|---|----------|--------|--------|--------------|
|   | CSI2_D2+ | Pin 51 | Pin 52 | USB0_SS_TX0+ |
|   | CSI2_D2- | Pin 53 | Pin 54 | USB0_SS_TX0_ |
|   | GND      | Pin 55 | Pin 56 | GND          |
|   | CSI2_D3+ | Pin 57 | Pin 58 | USB0_SS_RX0+ |
| I | CSI2_D3- | Pin 59 | Pin 60 | USB0_SS_RX0_ |



# 2D Reference Drawing



General Top
component max
height = 6.5mm,
except Type A
USB connectors
<= 7.0mm

PCB/Chip WiFi
antenna on top or
bottom. Follow antenna
specification keepout
areas.

Top component
max height = 4.0mm
except user link
headers and thermal
management such as
fan/heatsink <= 6.5mm



### 96Boards Consumer Edition (Extended Version)

The Consumer Edition Extended Version is for those SoCs that require additional space (typically because of the need for additional memory devices or other required feature sets). The Extended Version is footprint compatible with the standard version.

Board designers have a choice for the extended area (shown in green and top white above)

### Either:

#### Extended A

The extended area **shall** conform to the 4mm (except for user links and thermal management) rules as specified for the main area of the standard board. The extended rear connector area **shall** conform to the 6.5mm maximum height. This ensures that the design will work with all 96Boards program Mezzanine Boards

### 2D Reference Drawing







|      | General top component<br>max height = 6.5mm,<br>except Type A USB Host<br>1 & 2 <= 7.0mm. |     | PCB/Chip WiFi<br>antenna on top or<br>bottom. Follow antenna<br>specification keepout<br>areas. |
|------|-------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------|
| 7777 |                                                                                           | ППП |                                                                                                 |



as fan/heatsink <= 6.5mm

Extended area see specification for height restrictions: "Extended A" max 6.5mm or "Extended B" max 15.0mm

#### Or:

#### **Extended B**

The extended area and the extended rear connector area **shall** use components that extend to a maximum of 15.0mm above the board surface. Designers that choose this option have more flexibility in board design for SoC, component and connector positioning in the extended area, but Large Mezzanine Boards or Modules (see below) may not be compatible with the board design.

Additionally, Extended Version boards **may** exceed the underside height restrictions (for example to mount a high power SoC on the underside of the board). In this case:

The board footprint on the underside **shall** be fully documented.

Standoffs and/or additional heat management **shall** be documented or provided for when the board is used standalone or in a case.





### **Mezzanine Boards and Modules**

A mezzanine board or module may be fitted on top of the board. To minimize product footprint the board has been designed to have a minimal footprint for a low cost community board. The board to mezzanine module spacing is 8.0mm.

Mezzanine Boards are defined in two versions.

- Small Mezzanine Boards or Modules have a maximum area of 85x54mm and do not exceed the footprint of the 96Boards CE standard board.
- Large Mezzanine Boards or Modules have no size limit. An example could be a 12" display module designed to fit directly onto any 96Boards CE design.

Consideration needs to be given to possible heat build up on the base board depending on the workload and the board used. Accordingly, provision has been made for airflow between the baseboard and mezzanine board by requiring component heights to be such that a fan can move air across the board between the baseboard and the mezzanine.

Therefore, apart from the connectors to the base board, components **shall not** be placed on the underside of an mezzanine module design in the footprint area of the base board. More complete design guidelines for mezzanine boards will be published at a later date.



# **Revision History**

| Version | Date       | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| v1.0    |            | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| v1.9    | Sept 2017  | <ul> <li>Update board-to-mezzanine separation to be 8mm only</li> <li>Update recommendations regarding USB-C</li> <li>Clarify UART debug console requirements</li> <li>Separation of SW compliance into a separate document applicable to Linaro-certified boards only</li> <li>Several clarifications (versioning, branding, LED location)</li> </ul>                                                                                                                                                                                                                                               |
| v2.0    | March 2021 | -Clarify the SoC/Accelerator requirements -update the WIFI/BT requirements -Add the HS2 60 pins definitions and locations for options (adding more CSI-2 /PCIE/SPI functions) -Add the RJ45 function suggestions and locations -Adding one PCIE port options and locations -Add one MicroUSB/TypeC debug port on the bottom sideupdate the 2D drawings for reference of the CE standard and extend -Add one LS2 2*7 pins connector for the Analog audio/powerThe added interfaces or functions are optional for 96Boards.CE 2.0 standard version, and recommended for 96Boards.CE extension version. |

# **Specification Version**

In order to allow the specification to evolve with time, the designer of a certified board **shall not** release a board using an older version of the specification six months after a new version is published.



