

# A64FX® PMU Events

1.2, 28 April 2020

Copyright 2020 - 2021 Fujitsu Limited

Copyright© 2019 Fujitsu Limited, 4-1-1 Kamikodanaka, Nakahara-ku, Kawasaki, 211-8588, Japan. All rights reserved.

This product and related documentation are protected by copyright and distributed under licenses restricting their use, copying, distribution, and decompilation. No part of this product or related documentation may be reproduced in any form by any means without prior written authorization of Fujitsu Limited and its licensors, if any.

The product(s) described in this book may be protected by one or more U.S. patents, foreign patents, or pending applications.

# TRADEMARKS

Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

Fujitsu and the Fujitsu logo are trademarks of Fujitsu Limited.

This publication is provided "as is" without warranty of any kind, either express or implied, including, but not limited to, the implied warranties of merchantability, fitness for a particular purpose, or noninfringement. This publication could include technical inaccuracies or typographical errors. Changes are periodically added to the information herein; these changes will be incorporated in new editions of the publication. Fujitsu Limited may make improvements and/or changes in the product(s) and/or the program(s) described in this publication at any time.

# **Revision History**

| Change Date | Edition | Description of Change |
|-------------|---------|-----------------------|
| 2/28/2020   | 1.1     | First Release         |
| 4/28/2020   | 1.2     | Correct typos         |

# Introduction

The A64FX processor (called A64FX, below) is a superscalar processor of the out-of-order execution type. The A64FX is designed for high-performance computing (HPC) and complies with the ARMv8-A architecture profile and the Scalable Vector Extension for ARMv8-A. The processor integrates 52 processor cores including redundant cores; a memory controller supporting HBM2; a Tofu-D interconnect controller; and a root complex supporting PCI-Express Gen3.

# Events

# **ARMv8** Common Events

# 0x0000, SW INCR

This event counts on writes to the PMSWINC register.

# 0x0001, L1I\_CACHE\_REFILL

This event counts operations that cause a refill of the L1I cache. See L1I\_CACHE\_REFILL of ARMv8 Reference Manual for more information.

# 0x0002, L1I\_TLB\_REFILL

This event counts operations that cause a TLB refill of the L11 TLB. See L11 TLB REFILL of ARMv8 Reference Manual for more information.

#### 0x0003, L1D\_CACHE\_REFILL

This event counts operations that cause a refill of the L1D cache. See L1D CACHE REFILL of ARMv8 Reference Manual for more information.

#### 0x0004, L1D\_CACHE

This event counts operations that cause a cache access to the L1D cache. See L1D\_CACHE of ARMv8 Reference Manual for more information.

# 0x0005, L1D\_TLB\_REFILL

This event counts operations that cause a TLB refill of the L1D TLB. See L1D TLB REFILL of ARMv8 Reference Manual for more information.

## 0x0008, INST\_RETIRED

This event counts every architecturally executed instruction.

#### 0x0009, EXC\_TAKEN

This event counts each exception taken.

#### 0x000a, EXC\_RETURN

This event counts each executed exception return instruction.

# 0x000b, CID\_WRITE\_RETIRED

This event counts every write to CONTEXTIDR.

# 0x0010, BR\_MIS\_PRED

This event counts each correction to the predicted program flow that occurs because of a misprediction from, or no prediction from, the branch prediction resources and that relates to instructions that the branch prediction resources are capable of predicting.

### 0x0011, CPU CYCLES

This event counts every cycle.

#### 0x0012, BR\_PRED

This event counts every branch or other change in the program flow that the branch prediction resources are capable of predicting.

# 0x0014, L1I\_CACHE

This event counts operations that cause a cache access to the L11 cache. See L11 CACHE of ARMv8 Reference Manual for more information.

# 0x0015, L1D\_CACHE\_WB

This event counts every write-back of data from the L1D cache. See L1D\_CACHE\_WB of ARMv8 Reference Manual for more information.

# 0x0016, L2D\_CACHE

This event counts operations that cause a cache access to the L2 cache. See L2D CACHE of ARMv8 Reference Manual for more information.

#### 0x0017, L2D\_CACHE\_REFILL

This event counts operations that cause a refill of the L2 cache. See L2D\_CACHE\_REFILL of ARMv8 Reference Manual for more information.

# 0x0018, L2D\_CACHE\_WB

This event counts every write-back of data from the L2 cache. See L2D\_CACHE\_WB of ARMv8 Reference Manual for more information.

# 0x001b, INST\_SPEC

This event counts every architecturally executed instruction.

#### 0x0023, STALL\_FRONTEND

This event counts every cycle counted by the CPU\_CYCLES event on that no operation was issued because there are no operations available to issue for this PE from the frontend.

#### 0x0024, STALL\_BACKEND

This event counts every cycle counted by the CPU\_CYCLES event on that no operation was issued because the backend is unable to accept any operations.

#### 0x002d, L2D\_TLB\_REFILL

This event counts operations that cause a TLB refill of the L2D TLB. See L2D TLB REFILL of ARMv8 Reference Manual for more information.

#### 0x002e, L2I TLB REFILL

This event counts operations that cause a TLB refill of the L2I TLB. See L2I\_TLB\_REFILL of ARMv8 Reference Manual for more information.

#### 0x002f, L2D\_TLB

This event counts operations that cause a TLB access to the L2D TLB. See L2D\_TLB of ARMv8 Reference Manual for more information.

# 0x0030, L2I\_TLB

This event counts operations that cause a TLB access to the L2I TLB. See L2I\_TLB of ARMv8 Reference Manual for more information.

# 0x0049, L1D\_CACHE\_REFILL\_PRF

This event counts L1D\_CACHE\_REFILL caused by software or hardware prefetch.

# 0x0059, L2D\_CACHE\_REFILL\_PRF

This event counts L2D\_CACHE\_REFILL caused by software or hardware prefetch.

#### 0x006c, LDREX\_SPEC

This event counts architecturally executed load-exclusive instructions.

#### 0x006f, STREX\_SPEC

This event counts architecturally executed store-exclusive instructions.

#### 0x0070, LD\_SPEC

This event counts architecturally executed memory-reading instructions, as defined by the LD RETIRED event.

#### 0x0071, ST SPEC

This event counts architecturally executed memory-writing instructions, as defined by the ST\_RETIRED event. This event counts DCZVA as a store operation.

#### 0x0072, LDST SPEC

This event counts architecturally executed memory-reading instructions and memory-writing instructions, as defined by the LD\_RETIRED and ST\_RETIRED events.

# 0x0073, DP\_SPEC

This event counts architecturally executed integer data-processing instructions. See DP\_SPEC of ARMv8 Reference Manual for more information.

#### 0x0074, ASE\_SPEC

This event counts architecturally executed Advanced SIMD data-processing instructions.

#### 0x0075, VFP\_SPEC

This event counts architecturally executed floating-point data-processing instructions.

# 0x0076, PC\_WRITE\_SPEC

This event counts only software changes of the PC that defined by the instruction architecturally executed, condition code check pass, software change of the PC event.

#### 0x0077, CRYPTO\_SPEC

This event counts architecturally executed cryptographic instructions, except PMULL and VMULL.

#### 0x0078, BR\_IMMED\_SPEC

This event counts architecturally executed immediate branch instructions.

#### 0x0079, BR\_RETURN\_SPEC

This event counts architecturally executed procedure return operations that defined by the BR\_RETURN\_RETIRED event.

#### 0x007a, BR\_INDIRECT\_SPEC

This event counts architecturally executed indirect branch instructions that includes software change of the PC other than exception-generating instructions and immediate branch instructions.

# 0x007c, ISB\_SPEC

This event counts architecturally executed Instruction Synchronization Barrier instructions.

#### 0x007d, DSB\_SPEC

This event counts architecturally executed Data Synchronization Barrier instructions.

#### 0x007e, DMB\_SPEC

This event counts architecturally executed Data Memory Barrier instructions, excluding the implied barrier operations of load/store operations with release consistency semantics.

# 0x0081, EXC\_UNDEF

This event counts only other synchronous exceptions that are taken locally.

#### 0x0082, EXC\_SVC

This event counts only Supervisor Call exceptions that are taken locally.

# 0x0083, EXC\_PABORT

This event counts only Instruction Abort exceptions that are taken locally.

#### 0x0084, EXC\_DABORT

This event counts only Data Abort or SError interrupt exceptions that are taken locally.

### 0x0086, EXC\_IRQ

This event counts only IRQ exceptions that are taken locally, including Virtual IRQ exceptions.

#### 0x0087, EXC\_FIQ

This event counts only FIQ exceptions that are taken locally, including Virtual FIQ exceptions.

# 0x0088, EXC\_SMC

"This event counts only Secure Monitor Call exceptions. The counter does not increment on SMC instructions trapped as a Hyp Trap exception."

# 0x008a, EXC\_HVC

This event counts for both Hypervisor Call exceptions taken locally in the hypervisor and those taken as an exception from Non-secure EL1.

#### 0x009f, DCZVA\_SPEC

This event counts architecturally executed zero blocking operations due to the "DC ZVA" instruction.

# A64FX Specific Events

# 0x0105, FP\_MV\_SPEC

This event counts architecturally executed floating-point move operations.

#### 0x0108, PRD\_SPEC

This event counts architecturally executed operations that using predicate register.

#### 0x0109, IEL\_SPEC

This event counts architecturally executed inter-element manipulation operations.

#### 0x010a, IREG\_SPEC

This event counts architecturally executed inter-register manipulation operations.

#### 0x0112, FP\_LD\_SPEC

This event counts architecturally executed NOSIMD load operations that using SIMD&FP registers.

#### 0x0113, FP\_ST\_SPEC

This event counts architecturally executed NOSIMD store operations that using SIMD&FP registers.

#### 0x011a, BC\_LD\_SPEC

This event counts architecturally executed SIMD broadcast floating-point load operations.

# 0x0121, EFFECTIVE\_INST\_SPEC

This event counts architecturally executed instructions, excluding the MOVPRFX instruction.

#### 0x0123, PRE\_INDEX\_SPEC

This event counts architecturally executed operations that uses "pre-index" as its addressing mode.

#### 0x0124, POST\_INDEX\_SPEC

This event counts architecturally executed operations that uses "post-index" as its addressing mode.

# 0x0139, UOP\_SPLIT

This event counts the occurrence count of the micro-operation split.

# 0x0180, LD\_COMP\_WAIT\_L2\_MISS

This event counts every cycle that no operation was committed because the oldest and uncommitted load/store/prefetch operation waits for memory access.

#### 0x0181, LD\_COMP\_WAIT\_L2\_MISS\_EX

This event counts every cycle that no instruction was committed because the oldest and uncommitted integer load operation waits for memory access.

# 0x0182, LD\_COMP\_WAIT\_L1\_MISS

This event counts every cycle that no instruction was committed because the oldest and uncommitted load/store/prefetch operation waits for L2 cache access.

# 0x0183, LD\_COMP\_WAIT\_L1\_MISS\_EX

This event counts every cycle that no instruction was committed because the oldest and uncommitted integer load operation waits for L2 cache access.

#### 0x0184, LD\_COMP\_WAIT

This event counts every cycle that no instruction was committed because the oldest and uncommitted load/store/prefetch operation waits for L1D cache, L2 cache and memory access.

# 0x0185, LD\_COMP\_WAIT\_EX

This event counts every cycle that no instruction was committed because the oldest and uncommitted integer load operation waits for L1D cache, L2 cache and memory access.

# 0x0186, LD\_COMP\_WAIT\_PFP\_BUSY

This event counts every cycle that no instruction was committed due to the lack of an available prefetch port.

# 0x0187, LD\_COMP\_WAIT\_PFP\_BUSY\_EX

This event counts the LD\_COMP\_WAIT\_PFP\_BUSY caused by an integer load operation.

#### 0x0188, LD\_COMP\_WAIT\_PFP\_BUSY\_SWPF

This event counts the LD COMP WAIT PFP BUSY caused by a software prefetch instruction.

# 0x0189, EU\_COMP\_WAIT

This event counts every cycle that no instruction was committed and the oldest and uncommitted instruction is an integer or floating-point/SIMD instruction.

#### 0x018a, FL\_COMP\_WAIT

This event counts every cycle that no instruction was committed and the oldest and uncommitted instruction is a floating-point/SIMD instruction.

#### 0x018b, BR\_COMP\_WAIT

This event counts every cycle that no instruction was committed and the oldest and uncommitted instruction is a branch instruction.

#### 0x018c, ROB\_EMPTY

This event counts every cycle that no instruction was committed because the CSE is empty.

#### 0x018d, ROB\_EMPTY\_STQ\_BUSY

This event counts every cycle that no instruction was committed because the CSE is empty and the store port (SP) is full.

### 0x018e, WFE\_WFI\_CYCLE

This event counts every cycle that the instruction unit is halted by the WFE/WFI instruction.

#### 0x0190, 0INST\_COMMIT

This event counts every cycle that no instruction was committed, but counts at the time when commits MOVPRFX only.

# 0x0191, 1INST\_COMMIT

This event counts every cycle that one instruction is committed.

#### 0x0192, 2INST COMMIT

This event counts every cycle that two instructions are committed.

#### 0x0193, 3INST\_COMMIT

This event counts every cycle that three instructions are committed.

#### 0x0194, 4INST\_COMMIT

This event counts every cycle that four instructions are committed.

#### 0x0198, UOP\_ONLY\_COMMIT

This event counts every cycle that only any micro-operations are committed.

# 0x0199, SINGLE\_MOVPRFX\_COMMIT

This event counts every cycle that only the MOVPRFX instruction is committed.

#### 0x01a0, EAGA\_VAL

This event counts valid cycles of EAGA pipeline.

#### 0x01a1, EAGB\_VAL

This event counts valid cycles of EAGB pipeline.

# 0x01a2, EXA\_VAL

This event counts valid cycles of EXA pipeline.

# 0x01a3, EXB\_VAL

This event counts valid cycles of EXB pipeline.

# 0x01a4, FLA\_VAL

This event counts valid cycles of FLA pipeline.

# 0x01a5, FLB\_VAL

This event counts valid cycles of FLB pipeline.

# 0x01a6, PRX\_VAL

This event counts valid cycles of PRX pipeline.

# 0x01b4, FLA\_VAL\_PRD\_CNT

This event counts the number of 1's in the predicate bits of request in FLA pipeline, where it is corrected so that it becomes 16 when all bits are 1.

# 0x01b5, FLB\_VAL\_PRD\_CNT

This event counts the number of 1's in the predicate bits of request in FLB pipeline, where it is corrected so that it becomes 16 when all bits are 1.

# 0x01e0, EA\_CORE

This event counts energy consumption per cycle of core.

# 0x0200, L1D\_CACHE\_REFILL\_DM

This event counts L1D\_CACHE\_REFILL caused by demand access.

#### 0x0202, L1D\_CACHE\_REFILL\_HWPRF

This event counts L1D\_CACHE\_REFILL caused by hardware prefetch.

#### 0x0208, L1\_MISS\_WAIT

This event counts outstanding L1D cache miss requests per cycle.

# 0x0209, L1I\_MISS\_WAIT

This event counts outstanding L1I cache miss requests per cycle.

#### 0x0230, L1HWPF\_STREAM\_PF

This event counts streaming prefetch requests to L1D cache generated by hardware prefetcher.

# 0x0231, L1HWPF\_INJ\_ALLOC\_PF

This event counts allocation type prefetch injection requests to L1D cache generated by hardware prefetcher.

# 0x0232, L1HWPF\_INJ\_NOALLOC\_PF

This event counts non-allocation type prefetch injection requests to L1D cache generated by hardware prefetcher.

#### 0x0233, L2HWPF STREAM PF

This event counts streaming prefetch requests to L2 cache generated by hardware prefecher.

#### 0x0234, L2HWPF\_INJ\_ALLOC\_PF

This event counts allocation type prefetch injection requests to L2 cache generated by hardware prefetcher.

## 0x0235, L2HWPF\_INJ\_NOALLOC\_PF

This event counts non-allocation type prefetch injection requests to L2 cache generated by hardware prefetcher.

#### 0x0236, L2HWPF\_OTHER

This event counts prefetch requests to L2 cache generated by the other causes.

# 0x0240, L1\_PIPE0\_VAL

This event counts valid cycles of L1D cache pipeline#0.

# 0x0241, L1\_PIPE1\_VAL

This event counts valid cycles of L1D cache pipeline#1.

# 0x0250, L1\_PIPE0\_VAL\_IU\_TAG\_ADRS\_SCE

This event counts requests in L1D cache pipeline#0 that its sce bit of tagged address is 1.

#### 0x0251, L1\_PIPE0\_VAL\_IU\_TAG\_ADRS\_PFE

This event counts requests in L1D cache pipeline#0 that its pfe bit of tagged address is 1.

# 0x0252, L1\_PIPE1\_VAL\_IU\_TAG\_ADRS\_SCE

This event counts requests in L1D cache pipeline#1 that its sce bit of tagged address is 1.

#### 0x0253, L1\_PIPE1\_VAL\_IU\_TAG\_ADRS\_PFE

This event counts requests in L1D cache pipeline#1 that its pfe bit of tagged address is 1.

# 0x0260, L1\_PIPE0\_COMP

This event counts completed requests in L1D cache pipeline#0.

# 0x0261, L1\_PIPE1\_COMP

This event counts completed requests in L1D cache pipeline#1.

#### 0x0268, L1I\_PIPE\_COMP

This event counts completed requests in L1I cache pipeline.

# 0x0269, L1I\_PIPE\_VAL

This event counts valid cycles of L1I cache pipeline.

#### 0x0274, L1\_PIPE\_ABORT\_STLD\_INTLK

This event counts aborted requests in L1D pipelines that due to store-load interlock.

# 0x02a0, L1\_PIPE0\_VAL\_IU\_NOT\_SEC0

This event counts requests in L1D cache pipeline#0 that its sector cache ID is not 0.

# 0x02a1, L1\_PIPE1\_VAL\_IU\_NOT\_SEC0

This event counts requests in L1D cache pipeline#1 that its sector cache ID is not 0.

#### 0x02b0, L1 PIPE COMP GATHER 2FLOW

This event counts the number of times where 2 elements of the gather instructions became 2 flows because 2 elements could not be combined.

#### 0x02b1, L1\_PIPE\_COMP\_GATHER\_1FLOW

This event counts the number of times where 2 elements of the gather instructions became 1 flow because 2 elements could be combined.

# 0x02b2, L1\_PIPE\_COMP\_GATHER\_0FLOW

This event counts the number of times where 2 elements of the gather instructions became 0 flow because both predicate values are 0.

# 0x02b3, L1\_PIPE\_COMP\_SCATTER\_1FLOW

This event counts the number of flows of the scatter instructions.

# 0x02b8, L1\_PIPE0\_COMP\_PRD\_CNT

This event counts the number of 1's in the predicate bits of request in L1D cache pipeline#0, where it is corrected so that it becomes 16 when all bits are 1.

#### 0x02b9, L1\_PIPE1\_COMP\_PRD\_CNT

This event counts the number of 1's in the predicate bits of request in L1D cache pipeline#1, where it is corrected so that it becomes 16 when all bits are 1.

# 0x0300, L2D\_CACHE\_REFILL\_DM

This event counts L2D\_CACHE\_REFILL caused by demand access.

# 0x0302, L2D\_CACHE\_REFILL\_HWPRF

This event counts L2D\_CACHE\_REFILL caused by hardware prefetch.

# 0x0308, L2\_MISS\_WAIT

This event counts outstanding L2 cache miss requests per cycle. It counts all events caused in measured CMG regardless of measured PE.

#### 0x0309, L2 MISS COUNT

This event counts the number of times of L2 cache miss. It counts all events caused in measured CMG regardless of measured PE.

#### 0x0314, BUS\_READ\_TOTAL\_TOFU

This event counts read transactions from tofu controller to measured CMG. It counts all events caused in measured CMG regardless of measured PE.

# 0x0315, BUS\_READ\_TOTAL\_PCI

This event counts read transactions from PCI controller to measured CMG. It counts all events caused in measured CMG regardless of measured PE.

# 0x0316, BUS\_READ\_TOTAL\_MEM

This event counts read transactions from measured CMG local memory to measured CMG. It counts all events caused in measured CMG regardless of measured PE.

# 0x0318, BUS\_WRITE\_TOTAL\_CMG0

This event counts write transactions from measured CMG to CMG0, if measured CMG is not CMG0. Otherwise, this event counts write transactions from measured CMG to CMG0 local memory. It counts all events caused in measured CMG regardless of measured PE.

# 0x0319, BUS\_WRITE\_TOTAL\_CMG1

This event counts write transactions from measured CMG to CMG1, if measured CMG is not CMG1. Otherwise, this event counts write transactions from measured CMG to CMG1 local memory. It counts all events caused in measured CMG regardless of measured PE.

# 0x031a, BUS\_WRITE\_TOTAL\_CMG2

This event counts write transactions from measured CMG to CMG2, if measured CMG is not CMG2. Otherwise, this event counts write transactions from measured CMG to CMG2 local memory. It counts all events caused in measured CMG regardless of measured PE.

# 0x031b, BUS\_WRITE\_TOTAL\_CMG3

This event counts write transactions from measured CMG to CMG3, if measured CMG is not CMG3. Otherwise, this event counts write transactions from measured CMG to CMG3 local memory. It counts all events caused in measured CMG regardless of measured PE.

# 0x031c, BUS\_WRITE\_TOTAL\_TOFU

This event counts write transactions from measured CMG to tofu controller. It counts all events caused in measured CMG regardless of measured PE.

# 0x031d, BUS\_WRITE\_TOTAL\_PCI

This event counts write transactions from measured CMG to PCI controller. It counts all events caused in measured CMG regardless of measured PE.

#### 0x031e, BUS\_WRITE\_TOTAL\_MEM

This event counts write transactions from measured CMG to measured CMG local memory. It counts all events caused in measured CMG regardless of measured PE.

#### 0x0325, L2D\_SWAP\_DM

This event counts operations where demand access hits an L2 cache refill buffer allocated by software or hardware prefetch.

#### 0x0326, L2D\_CACHE\_MIBMCH\_PRF

This event counts operations where software or hardware prefetch hits an L2 cache refill buffer allocated by demand access.

# 0x0330, L2\_PIPE\_VAL

This event counts valid cycles of L2 cache pipeline. It counts all events caused in measured CMG regardless of measured PE.

# 0x0350, L2\_PIPE\_COMP\_ALL

This event counts completed requests in L2 cache pipeline. It counts all events caused in measured CMG regardless of measured PE.

# 0x0370, L2\_PIPE\_COMP\_PF\_L2MIB\_MCH

This event counts operations where software or hardware prefetch hits an L2 cache refill buffer allocated by demand access. It counts all events caused in measured CMG regardless of measured PE.

# 0x0396, L2D\_CACHE\_SWAP\_LOCAL

This event counts operations where demand access hits an L2 cache refill buffer allocated by software or hardware prefetch.

It counts all events caused in measured CMG regardless of measured PE.

# 0x03e0, EA\_L2

This event counts energy consumption per cycle of L2 cache. It counts all events caused in measured CMG regardless of measured PE.

# 0x03e8, EA\_MEMORY

This event counts energy consumption per cycle of CMG local memory. It counts all events caused in measured CMG regardless of measured PE.

# SVE Common Events

# 0x8000, SIMD\_INST\_RETIRED

This event counts architecturally executed SIMD instructions, excluding the Advanced SIMD scalar instructions and the instructions listed in Non-SIMD SVE instructions section of SVE Reference Manual.

# 0x8002, SVE\_INST\_RETIRED

This event counts architecturally executed SVE instructions, including the instructions listed in Non-SIMD SVE instructions section of SVE Reference Manual.

#### 0x8008, UOP\_SPEC

This event counts all architecturally executed micro-operations.

# 0x800e, SVE\_MATH\_SPEC

This event counts architecturally executed math function operations due to the SVE FTSMUL, FTMAD, FTSSEL, and FEXPA instructions.

#### 0x8010, FP\_SPEC

This event counts architecturally executed operations due to scalar, Advanced SIMD, and SVE instructions listed in Floating-point instructions section of SVE Reference Manual.

#### 0x8028, FP FMA SPEC

This event counts architecturally executed floating-point fused multiply-add and multiply-subtract operations.

# 0x8034, FP\_RECPE\_SPEC

This event counts architecturally executed floating-point reciprocal estimate operations due to the Advanced SIMD scalar, Advanced SIMD vector, and SVE FRECPE and FRSQRTE instructions.

### 0x8038, FP\_CVT\_SPEC

This event counts architecturally executed floating-point convert operations due to the scalar, Advanced SIMD, and SVE floating-point conversion instructions listed in Floating-point conversions section of SVE Reference Manual.

# 0x8043, ASE\_SVE\_INT\_SPEC

This event counts architecturally executed integer arithmetic operations due to Advanced SIMD and SVE dataprocessing instructions listed in Integer instructions section of SVE Reference Manual.

#### 0x8074, SVE\_PRED\_SPEC

This event counts architecturally executed SIMD data-processing and load/store operations due to SVE instructions with a Governing predicate operand that determines the Active elements.

# 0x807c, SVE\_MOVPRFX\_SPEC

This event counts architecturally executed operations due to MOVPRFX instructions, whether or not they were fused with the prefixed instruction.

# 0x807f, SVE\_MOVPRFX\_U\_SPEC

This event counts architecturally executed operations due to MOVPRFX instructions that were not fused with the prefixed instruction.

# 0x8085, ASE\_SVE\_LD\_SPEC

This event counts architecturally executed operations that read from memory due to SVE and Advanced SIMD load instructions.

#### 0x8086, ASE\_SVE\_ST\_SPEC

This event counts architecturally executed operations that write to memory due to SVE and Advanced SIMD store instructions.

# 0x8087, PRF\_SPEC

This event counts architecturally executed prefetch operations due to scalar PRFM and SVE PRF instructions.

#### 0x8089, BASE\_LD\_REG\_SPEC

This event counts architecturally executed operations that read from memory due to an instruction that loads a general-purpose register.

# 0x808a, BASE\_ST\_REG\_SPEC

This event counts architecturally executed operations that write to memory due to an instruction that stores a general-purpose register, excluding the "DC ZVA" instruction.

#### 0x8091, SVE\_LDR\_REG\_SPEC

This event counts architecturally executed operations that read from memory due to an SVE LDR instruction.

# 0x8092, SVE\_STR\_REG\_SPEC

This event counts architecturally executed operations that write to memory due to an SVE STR instruction.

# 0x8095, SVE\_LDR\_PREG\_SPEC

This event counts architecturally executed operations that read from memory due to an SVE LDR (predicate) instruction.

# 0x8096, SVE\_STR\_PREG\_SPEC

This event counts architecturally executed operations that write to memory due to an SVE STR (predicate) instruction.

# 0x809f, SVE\_PRF\_CONTIG\_SPEC

This event counts architecturally executed operations that prefetch memory due to an SVE predicated single contiguous element prefetch instruction.

#### 0x80a5, ASE\_SVE\_LD\_MULTI\_SPEC

This event counts architecturally executed operations that read from memory due to SVE and Advanced SIMD multiple vector contiguous structure load instructions.

# 0x80a6, ASE\_SVE\_ST\_MULTI\_SPEC

This event counts architecturally executed operations that write to memory due to SVE and Advanced SIMD multiple vector contiguous structure store instructions.

# 0x80ad, SVE\_LD\_GATHER\_SPEC

This event counts architecturally executed operations that read from memory due to SVE non-contiguous gatherload instructions.

# 0x80ae, SVE\_ST\_SCATTER\_SPEC

This event counts architecturally executed operations that write to memory due to SVE non-contiguous scatterstore instructions.

# 0x80af, SVE\_PRF\_GATHER\_SPEC

This event counts architecturally executed operations that prefetch memory due to SVE non-contiguous gatherprefetch instructions.

# 0x80bc, SVE\_LDFF\_SPEC

This event counts architecturally executed memory read operations due to SVE First-fault and Non-fault load instructions.

# 0x80c0, FP\_SCALE\_OPS\_SPEC

"This event counts architecturally executed SVE arithmetic operations. See FP\_SCALE\_OPS\_SPEC of SVE Reference Manual for more information. This event counter is incremented by (128 / CSIZE) and by twice that amount for operations that would also be counted by SVE\_FP\_FMA\_SPEC."

# 0x80c1, FP\_FIXED\_OPS\_SPEC

"This event counts architecturally executed v8SIMD&FP arithmetic operations. See FP\_FIXED\_OPS\_SPEC of SVE Reference Manual for more information. The event counter is incremented by the specified number of elements for Advanced SIMD operations or by 1 for scalar operations, and by twice those amounts for operations that would also be counted by FP\_FMA\_SPEC."

# 0x80c2, FP\_HP\_SCALE\_OPS\_SPEC

"This event counts architecturally executed SVE half-precision arithmetic operations. See FP\_HP\_SCALE\_OPS\_SPEC of SVE Reference Manual for more information. This event counter is incremented by 8, or by 16 for operations that would also be counted by SVE\_FP\_FMA\_SPEC."

# 0x80c3, FP\_HP\_FIXED\_OPS\_SPEC

"This event counts architecturally executed v8SIMD&FP half-precision arithmetic operations. See FP\_HP\_FIXED\_OPS\_SPEC of SVE Reference Manual for more information. This event counter is incremented by the number of 16-bit elements for Advanced SIMD operations, or by 1 for scalar operations, and by twice those amounts for operations that would also be counted by FP\_FMA\_SPEC."

#### 0x80c4, FP\_SP\_SCALE\_OPS\_SPEC

"This event counts architecturally executed SVE single-precision arithmetic operations. See FP\_SP\_SCALE\_OPS\_SPEC of SVE Reference Manual for more information. This event counter is incremented by 4, or by 8 for operations that would also be counted by SVE\_FP\_FMA\_SPEC."

# 0x80c5, FP\_SP\_FIXED\_OPS\_SPEC

"This event counts architecturally executed v8SIMD&FP single-precision arithmetic operations. See FP\_SP\_FIXED\_OPS\_SPEC of SVE Reference Manual for more information. This event counter is incremented by the number of 32-bit elements for Advanced SIMD operations, or by 1 for scalar operations, and by twice those amounts for operations that would also be counted by FP\_FMA\_SPEC."

#### **0x80c6, FP DP SCALE OPS SPEC**

"This event counts architecturally executed SVE double-precision arithmetic operations. See FP\_DP\_SCALE\_OPS\_SPEC of SVE Reference Manual for more information. This event counter is incremented by 2, or by 4 for operations that would also be counted by SVE\_FP\_FMA\_SPEC."

# 0x80c7, FP\_DP\_FIXED\_OPS\_SPEC

"This event counts architecturally executed v8SIMD&FP double-precision arithmetic operations. See FP\_DP\_FIXED\_OPS\_SPEC of SVE Reference Manual for more information. This event counter is incremented by 2 for Advanced SIMD operations, or by 1 for scalar operations, and by twice those amounts for operations that would also be counted by FP\_FMA\_SPEC."