## Generated SDC file "h_add.out.sdc" ## Copyright (C) 1991-2015 Altera Corporation. All rights reserved. ## Your use of Altera Corporation's design tools, logic functions ## and other software and tools, and its AMPP partner logic ## functions, and any output files from any of the foregoing ## (including device programming or simulation files), and any ## associated documentation or information are expressly subject ## to the terms and conditions of the Altera Program License ## Subscription Agreement, the Altera Quartus II License Agreement, ## the Altera MegaCore Function License Agreement, or other ## applicable license agreement, including, without limitation, ## that your use is for the sole purpose of programming logic ## devices manufactured by Altera and sold by Altera or its ## authorized distributors. Please refer to the applicable ## agreement for further details. ## VENDOR "Altera" ## PROGRAM "Quartus II" ## VERSION "Version 15.0.0 Build 145 04/22/2015 SJ Full Version" ## DATE "Wed Dec 02 21:03:52 2020" ## ## DEVICE "EP4CE6E22C8" ## #************************************************************** # Time Information #************************************************************** set_time_format -unit ns -decimal_places 3 #************************************************************** # Create Clock #************************************************************** #************************************************************** # Create Generated Clock #************************************************************** #************************************************************** # Set Clock Latency #************************************************************** #************************************************************** # Set Clock Uncertainty #************************************************************** #************************************************************** # Set Input Delay #************************************************************** #************************************************************** # Set Output Delay #************************************************************** #************************************************************** # Set Clock Groups #************************************************************** #************************************************************** # Set False Path #************************************************************** #************************************************************** # Set Multicycle Path #************************************************************** #************************************************************** # Set Maximum Delay #************************************************************** #************************************************************** # Set Minimum Delay #************************************************************** #************************************************************** # Set Input Transition #**************************************************************